

# Low Capacitance, Low Charge Injection, ±15 V/+12 V, 4:1 *i*CMOS<sup>™</sup> Multiplexer

# ADG1204

### FEATURES

1.5 pF off source capacitance
<1 pC charge injection</li>
33 V supply range
120 Ω on resistance
Fully specified at ±15 V, +12 V
No V<sub>L</sub> supply required
3 V logic-compatible inputs
Rail-to-rail operation
14-lead TSSOP and 12-lead LFCSP\_VQ
Typical power consumption < 0.03 μW</li>

### **APPLICATIONS**

Automatic test equipment Data acquisition systems Battery-powered systems Sample-and-hold systems Audio signal routing Video signal routing Communication systems

### **GENERAL DESCRIPTION**

The ADG1204 is a complementary metal-oxide semiconductor (CMOS) analog multiplexer, comprising four single channels designed on an *i*CMOS (industrial CMOS) process. *i*CMOS is a modular manufacturing process that combines high voltage CMOS and bipolar technologies. It enables the development of a wide range of high performance analog ICs capable of 33 V operation in a footprint that no previous generation of high voltage parts has been able to achieve. Unlike analog ICs using conventional CMOS processes, *i*CMOS components can tolerate high supply voltages while providing increased performance, dramatically lower power consumption, and reduced package size.

The ultralow capacitance and charge injection of this multiplexer makes it an ideal solution for data acquisition and sample-andhold applications, where low glitch and fast settling are required. Fast switching speed coupled with high signal bandwidth makes the part suitable for video signal switching. *i*CMOS construction ensures ultralow power dissipation, making the part ideally suited for portable and battery-powered instruments.

### FUNCTIONAL BLOCK DIAGRAM



The ADG1204 switches one of four inputs to a common output, D, as determined by the 3-bit binary address lines: A0, A1, and EN. Logic 0 on the EN pin disables the device. Each switch conducts equally well in both directions when on and has an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked. All switches exhibit break-before-make switching action.

### **PRODUCT HIGHLIGHTS**

- 1. 1.5 pF off capacitance (±15 V supply).
- 2. <1 pC charge injection.
- 3. 3 V logic-compatible digital inputs:  $V_{IH} = 2.0$  V,  $V_{IL} = 0.8$  V.
- 4. No  $V_L$  logic power supply required.
- 5. Ultralow power dissipation: <0.03 μW.
- 14-lead TSSOP and 12-lead, 3 mm × 3 mm LFCSP\_VQ packages.

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# TABLE OF CONTENTS

| Features 1                |
|---------------------------|
| Applications1             |
| Functional Block Diagram1 |
| General Description 1     |
| Product Highlights 1      |
| Specifications            |
| Dual Supply 3             |
| Single Supply 5           |
| Absolute Maximum Ratings7 |

| Pin Configurations and Function Descriptions8 |  |
|-----------------------------------------------|--|
| Truth Table8                                  |  |
| Typical Performance Characteristics9          |  |
| Test Circuits                                 |  |
| Terminology14                                 |  |
| Outline Dimensions                            |  |
| Ordering Guide 15                             |  |

ESD Caution.....7

### **REVISION HISTORY**

| 7/06—Rev. 0 to Rev. A              |           |
|------------------------------------|-----------|
| Updated Format                     | Universal |
| Changes to Table 1                 | 3         |
| Changes to Table 2                 | 5         |
| Changes to the Terminology Section | 14        |

7/05—Revision 0: Initial Version

### **SPECIFICATIONS**

### **DUAL SUPPLY**

 $V_{\text{DD}}$  = 15 V  $\pm$  10%,  $V_{\text{SS}}$  = –15 V  $\pm$  10%, GND = 0 V, unless otherwise noted.

### Table 1.

| Parameter                                                | 25°C          | Y Version <sup>1</sup><br>–40°C to<br>+85°C | –40°C to<br>+125°C                 | Unit             | Test Conditions/Comments                                                |
|----------------------------------------------------------|---------------|---------------------------------------------|------------------------------------|------------------|-------------------------------------------------------------------------|
| ANALOG SWITCH                                            | 25 C          | -65 C                                       | +125 C                             | Unit             |                                                                         |
| Analog Signal Range                                      |               |                                             | V <sub>DD</sub> to V <sub>ss</sub> | v                |                                                                         |
| On Resistance (RoN)                                      | 120           |                                             | V DD LO VSS                        | ν<br>Ω typ       | $V_s = \pm 10 V$ , $I_s = -1 mA$ ; see Figure 21                        |
| Of Resistance (Non)                                      | 120           | 230                                         | 260                                | Ωmax             | $V_{DD} = +13.5 \text{ V}, V_{SS} = -13.5 \text{ V}$                    |
| On Resistance Match Between                              | 3.5           | 250                                         | 200                                | Ωtyp             | $V_{DD} = \pm 10$ V, Is = -1 mA                                         |
| Channels ( $\Delta R_{ON}$ )                             | 6             | 10                                          | 12                                 | Ωmax             | V3 = ±10 V, 15 = 1 111/                                                 |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )          | 20            | 10                                          | 12                                 | Ωtyp             | $V_s = -5 V_r 0 V_r + 5 V_r I_s = -1 mA$                                |
|                                                          | 57            | 72                                          | 79                                 | Ωmax             |                                                                         |
| LEAKAGE CURRENTS                                         |               |                                             |                                    |                  | $V_{DD} = +16.5 \text{ V}, \text{ V}_{SS} = -16.5 \text{ V}$            |
| Source Off Leakage, Is (OFF)                             | ±0.02         |                                             |                                    | nA typ           | $V_{s} = \pm 10 V, V_{D} = \mp 10 V;$ see Figure 22                     |
|                                                          | ±0.1          | ±0.6                                        | ±1                                 | nA max           | $v_{S} = \pm 10 v_{r} v_{D} = \pm 10 v_{r}$ see Figure 22               |
| Drain Off Leakage, I <sub>D</sub> (OFF)                  | ±0.1<br>±0.02 | 10.0                                        | ±1                                 | nA typ           |                                                                         |
| Drain On Leakage, ib (OFF)                               |               |                                             | . 1                                |                  | $V_s = \pm 10 \text{ V}, V_D = \mp 10 \text{ V}; \text{ see Figure 22}$ |
|                                                          | ±0.1          | ±0.6                                        | ±1                                 | nA max           |                                                                         |
| Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (ON) | ±0.02         |                                             | . 1                                | nA typ           | $V_s = V_D = \pm 10 V$ ; see Figure 23                                  |
|                                                          | ±0.2          | ±0.6                                        | ±1                                 | nA max           |                                                                         |
| DIGITAL INPUTS                                           |               |                                             | 2.0                                |                  |                                                                         |
| Input High Voltage, V <sub>INH</sub>                     |               |                                             | 2.0                                | V min            |                                                                         |
| Input Low Voltage, V <sub>INL</sub>                      | 0.005         |                                             | 0.8                                | V max            |                                                                         |
| Input Current, $I_{INL}$ or $I_{NH}$                     | 0.005         |                                             | 101                                | μA typ           | V <sub>IN</sub> = V <sub>INL</sub> or V <sub>INH</sub>                  |
| Digital Input Capacitance, C <sub>IN</sub>               | 2.5           |                                             | ±0.1                               | μA max           |                                                                         |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                     | 2.5           |                                             |                                    | pF typ           |                                                                         |
| Transition Time, t <sub>TRANS</sub>                      | 120           |                                             |                                    | nc tun           | $R_L = 300 \Omega, C_L = 35 pF$                                         |
| mansition nine, trans                                    | 120           | 180                                         | 200                                | ns typ<br>ns max | $V_{s} = 10 V$ ; see Figure 24                                          |
| t <sub>on</sub> (EN)                                     | 70            | 100                                         | 200                                | ns typ           | $R_L = 300 \Omega, C_L = 35 \text{ pF}$                                 |
|                                                          | 85            | 100                                         | 110                                | ns typ           | $V_s = 10 V_s$ see Figure 26                                            |
| t <sub>off</sub> (EN)                                    | 90            | 100                                         | 110                                | ns typ           | $R_L = 300 \Omega$ , $C_L = 35 pF$                                      |
|                                                          | 110           | 135                                         | 155                                | ns max           | $V_s = 10 V$ ; see Figure 26                                            |
| Break-Before-Make Time Delay, t₀                         | 25            | 155                                         | 135                                | ns typ           | $R_L = 300 \Omega$ , $C_L = 35 pF$                                      |
| break before make time belay, to                         | 25            |                                             | 10                                 | ns min           | $V_{s1} = V_{s2} = 10 V$ ; see Figure 25                                |
| Charge Injection                                         | -0.7          |                                             | 10                                 | pC typ           | $V_s = 0 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ; see Figure 27           |
| Off Isolation                                            | 85            |                                             |                                    | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 28          |
| Channel-to-Channel Crosstalk                             | 80            |                                             |                                    | dB typ           | $R_L = 50 \Omega_2$ , $C_L = 5 pF$ , $f = 1 MHz$ ; see Figure 30        |
| Total Harmonic Distortion + Noise                        | 0.15          |                                             |                                    | % typ            | $R_L = 10 \text{ k}\Omega$ , 5 V rms, f = 20 Hz to 20 kHz;              |
|                                                          |               |                                             |                                    |                  | see Figure 31                                                           |
| Bandwidth –3 dB                                          | 800           |                                             |                                    | MHz typ          | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 29                        |
| Cs (OFF)                                                 | 1.2           |                                             |                                    | pF typ           | $f = 1 MHz, V_S = 0 V$                                                  |
|                                                          | 1.5           |                                             |                                    | pF max           | $f = 1 MHz, V_S = 0 V$                                                  |
| C <sub>D</sub> (OFF)                                     | 3.6           |                                             |                                    | pF typ           | $f = 1 MHz, V_S = 0 V$                                                  |
|                                                          | 4.2           |                                             |                                    | pF max           | $f = 1 MHz, V_S = 0 V$                                                  |
| C <sub>D</sub> , C <sub>S</sub> (ON)                     | 5.5           |                                             |                                    | pF typ           | $f = 1 MHz, V_S = 0 V$                                                  |
|                                                          | 6.5           |                                             |                                    | pF max           | $f = 1 MHz, V_s = 0 V$                                                  |

|                    |       | Y Version <sup>1</sup> |                    |        |                                                      |  |
|--------------------|-------|------------------------|--------------------|--------|------------------------------------------------------|--|
| Parameter          | 25°C  | –40°C to<br>+85°C      | –40°C to<br>+125°C | Unit   | Test Conditions/Comments                             |  |
| POWER REQUIREMENTS |       |                        |                    |        | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$ |  |
| I <sub>DD</sub>    | 0.001 |                        |                    | μA typ | Digital inputs = $0 V \text{ or } V_{DD}$            |  |
|                    |       |                        | 1.0                | μA max |                                                      |  |
| I <sub>DD</sub>    | 170   |                        |                    | μA typ | Digital inputs = 5 V                                 |  |
|                    |       |                        | 250                | μA max |                                                      |  |
| Iss                | 0.001 |                        |                    | μA typ | Digital inputs = $0 V \text{ or } V_{DD}$            |  |
|                    |       |                        | 1.0                | μA max |                                                      |  |
| I <sub>ss</sub>    | 0.001 |                        |                    | μA typ | Digital inputs = 5 V                                 |  |
|                    |       |                        | 1.0                | μA max |                                                      |  |

 $^1$  Y version temperature range is  $-40^\circ C$  to  $+125^\circ C.$   $^2$  Guaranteed by design, not subject to production test.

### SINGLE SUPPLY

 $V_{\text{DD}}$  = 12 V  $\pm$  10%,  $V_{\text{SS}}$  = 0 V, GND = 0 V, unless otherwise noted. Table 2.

| Y Version <sup>1</sup>                                   |       |          |                        |         |                                                                       |  |  |
|----------------------------------------------------------|-------|----------|------------------------|---------|-----------------------------------------------------------------------|--|--|
| _                                                        |       | –40°C to | –40°C to               |         |                                                                       |  |  |
| Parameter                                                | 25°C  | +85°C    | +125°C                 | Unit    | Test Conditions/Comments                                              |  |  |
| ANALOG SWITCH                                            |       |          |                        |         |                                                                       |  |  |
| Analog Signal Range                                      |       |          | 0 V to V <sub>DD</sub> | V       |                                                                       |  |  |
| On Resistance (R <sub>ON</sub> )                         | 300   |          |                        | Ω typ   | $V_s = 0 V$ to 10 V, $I_s = -1 mA$ ;<br>see Figure 21                 |  |  |
|                                                          | 475   | 567      | 625                    | Ω max   | $V_{DD} = 10.8 V, V_{SS} = 0 V$                                       |  |  |
| On Resistance Match Between Channels                     | 5     |          |                        | Ωtyp    | $V_s = 0 V$ to 10 V, $I_s = -1 mA$                                    |  |  |
| (ΔR <sub>ON</sub> )                                      | 16    | 26       | 27                     | Ωmax    |                                                                       |  |  |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )          | 60    |          |                        | Ω typ   | $V_s = 3 V, 6 V, 9 V; I_s = -1 mA$                                    |  |  |
| LEAKAGE CURRENTS                                         |       |          |                        |         | $V_{DD} = 13.2 V$                                                     |  |  |
| Source Off Leakage, Is (OFF)                             | ±0.02 |          |                        | nA typ  | $V_{s} = 1 \text{ V}/10 \text{ V}, V_{D} = 10 \text{ V}/1 \text{ V};$ |  |  |
|                                                          | ±0.1  | ±0.6     | ±1                     | nA max  | see Figure 22                                                         |  |  |
| Drain Off Leakage, I <sub>D</sub> (OFF)                  | ±0.02 |          |                        | nA typ  | $V_{s} = 1 \text{ V}/10 \text{ V}, V_{D} = 10 \text{ V}/1 \text{ V};$ |  |  |
|                                                          | ±0.1  | ±0.6     | ±1                     | nA max  | see Figure 22                                                         |  |  |
| Channel On Leakage, I <sub>D</sub> , I <sub>s</sub> (ON) | ±0.02 |          |                        | nA typ  | $V_{S} = V_{D} = 1 V \text{ or } 10 V$ ; see Figure 23                |  |  |
|                                                          | ±0.2  | ±0.6     | ±1                     | nA max  |                                                                       |  |  |
| DIGITAL INPUTS                                           |       |          |                        |         |                                                                       |  |  |
| Input High Voltage, V <sub>INH</sub>                     |       |          | 2.0                    | V min   |                                                                       |  |  |
| Input Low Voltage, VINL                                  |       |          | 0.8                    | V max   |                                                                       |  |  |
| Input Current, I <sub>INL</sub> or I <sub>INH</sub>      | 0.001 |          |                        | μA typ  | $V_{\text{IN}} = V_{\text{INL}} \text{ or } V_{\text{INH}}$           |  |  |
|                                                          |       |          | ±0.1                   | μA max  |                                                                       |  |  |
| Digital Input Capacitance, C <sub>IN</sub>               | 2.5   |          |                        | pF typ  |                                                                       |  |  |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                     |       |          |                        |         |                                                                       |  |  |
| Transition Time, t <sub>TRANS</sub>                      | 150   |          |                        | ns typ  | $R_L = 300 \ \Omega, C_L = 35 \ pF$                                   |  |  |
|                                                          | 190   | 240      | 265                    | ns max  | $V_s = 8 V$ ; see Figure 24                                           |  |  |
| t <sub>on</sub> (EN)                                     | 95    |          |                        | ns typ  | $R_L = 300 \Omega$ , $C_L = 35 pF$                                    |  |  |
|                                                          | 120   | 150      | 170                    | ns max  | V <sub>s</sub> = 8 V; see Figure 26                                   |  |  |
| t <sub>off</sub> (EN)                                    | 100   |          |                        | ns typ  | $R_L = 300 \Omega$ , $C_L = 35 pF$                                    |  |  |
|                                                          | 125   | 155      | 170                    | ns max  | V <sub>s</sub> = 8 V; see Figure 26                                   |  |  |
| Break-Before-Make Time Delay, t <sub>D</sub>             | 50    |          |                        | ns typ  | $R_L = 300 \Omega$ , $C_L = 35 pF$                                    |  |  |
|                                                          |       |          | 10                     | ns min  | $V_{S1} = V_{S2} = 8 V$ ; see Figure 25                               |  |  |
| Charge Injection                                         | -0.4  |          |                        | pC typ  | $V_s = 6 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ;<br>see Figure 27      |  |  |
| Off Isolation                                            | 85    |          |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 28     |  |  |
| Channel-to-Channel Crosstalk                             | 80    |          |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>see Figure 30     |  |  |
| Bandwidth –3 dB                                          | 550   |          |                        | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; see Figure 29                      |  |  |
| Cs (OFF)                                                 | 1.2   |          |                        | pF typ  | $f = 1 MHz; V_s = 6 V$                                                |  |  |
|                                                          | 1.5   |          |                        | pF max  | $f = 1 MHz; V_s = 6 V$                                                |  |  |
| C <sub>D</sub> (OFF)                                     | 3.6   |          |                        | pF typ  | $f = 1 MHz; V_s = 6 V$                                                |  |  |
|                                                          | 4.2   |          |                        | pF max  | $f = 1 MHz; V_s = 6 V$                                                |  |  |
| C <sub>D</sub> , C <sub>s</sub> (ON)                     | 5.5   |          |                        | pF typ  | $f = 1 MHz; V_s = 6 V$                                                |  |  |
|                                                          | 6.5   |          |                        | pF max  | $f = 1 MHz; V_s = 6 V$                                                |  |  |

|                    |       | Y Version <sup>1</sup> |                    |        |                                           |
|--------------------|-------|------------------------|--------------------|--------|-------------------------------------------|
| Parameter          | 25°C  | –40°C to<br>+85°C      | –40°C to<br>+125°C | Unit   | Test Conditions/Comments                  |
| POWER REQUIREMENTS |       |                        |                    |        | V <sub>DD</sub> = 13.2 V                  |
| I <sub>DD</sub>    | 0.001 |                        |                    | μA typ | Digital inputs = $0 V \text{ or } V_{DD}$ |
|                    |       |                        | 1.0                | μA max |                                           |
| I <sub>DD</sub>    | 170   |                        |                    | μA typ | Digital inputs = 5 V                      |
|                    |       |                        | 250                | μA max |                                           |

 $^1$  Y version temperature range is  $-40^\circ C$  to  $+125^\circ C.$   $^2$  Guaranteed by design, not subject to production test.

### ABSOLUTE MAXIMUM RATINGS

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 3.

| 1 able 5.                               |                                                                                        |
|-----------------------------------------|----------------------------------------------------------------------------------------|
| Parameter                               | Rating                                                                                 |
| V <sub>DD</sub> to V <sub>SS</sub>      | 35 V                                                                                   |
| V <sub>DD</sub> to GND                  | –0.3 V to +25 V                                                                        |
| V <sub>ss</sub> to GND                  | +0.3 V to -25 V                                                                        |
| Analog Inputs <sup>1</sup>              | V <sub>ss</sub> – 0.3 V to V <sub>DD</sub> + 0.3 V or<br>30 mA, whichever occurs first |
| Digital Inputs <sup>1</sup>             | GND – 0.3 V to V <sub>DD</sub> + 0.3 V or<br>30 mA, whichever occurs first             |
| Peak Current, S or D                    | 100 mA (pulsed at 1 ms,<br>10% duty cycle maximum)                                     |
| Continuous Current                      | 45 mA                                                                                  |
| Operating Temperature Range             |                                                                                        |
| Automotive (Y Version)                  | –40°C to +125°C                                                                        |
| Storage Temperature Range               | –65°C to +150°C                                                                        |
| Junction Temperature                    | 150°C                                                                                  |
| 14-Lead TSSOP, θ <sub>JA</sub> Thermal  | 112°C/W                                                                                |
| Impedance (4-Layer Board)               |                                                                                        |
| 12-Lead LFCSP_VQ, $\theta_{JA}$ Thermal | 80°C/W                                                                                 |
| Impedance                               |                                                                                        |
| Reflow Soldering Peak                   | 260°C                                                                                  |
| Temperature, Pb Free                    |                                                                                        |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Only one absolute maximum rating can be applied at any one time.

<sup>1</sup> Overvoltages at IN, S, or D are clamped by internal diodes. Current should be limited to the maximum ratings given.

### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**





#### **Table 4. Pin Function Descriptions**

| Pin No. |          |                 |                                                                                                                                            |
|---------|----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| TSSOP   | LFCSP_VQ | Mnemonic        | Description                                                                                                                                |
| 1       | 11       | A0              | Logic Control Input.                                                                                                                       |
| 2       | 12       | EN              | Active High Digital Input. When low, the device is disabled and all switches are off.<br>When high, Ax logic inputs determine on switches. |
| 3       | 1        | Vss             | Most Negative Power Supply Potential.                                                                                                      |
| 4       | 2        | S1              | Source Terminal. Can be an input or an output.                                                                                             |
| 5       | 3        | S2              | Source Terminal. Can be an input or an output.                                                                                             |
| 6       | 4        | D               | Drain Terminal. Can be an input or an output.                                                                                              |
| 7 to 9  | 5        | NC              | No Connection.                                                                                                                             |
| 10      | 6        | S4              | Source Terminal. Can be an input or an output.                                                                                             |
| 11      | 7        | S3              | Source Terminal. Can be an input or an output.                                                                                             |
| 12      | 8        | V <sub>DD</sub> | Most Positive Power Supply Potential.                                                                                                      |
| 13      | 9        | GND             | Ground (0 V) Reference.                                                                                                                    |
| 14      | 10       | A1              | Logic Control Input.                                                                                                                       |

#### **TRUTH TABLE** Table 5.

| Table 5. |    |    |     |     |     |     |  |  |  |
|----------|----|----|-----|-----|-----|-----|--|--|--|
| EN       | A1 | A0 | S1  | S2  | S3  | S4  |  |  |  |
| 0        | Х  | Х  | Off | Off | Off | Off |  |  |  |
| 1        | 0  | 0  | On  | Off | Off | Off |  |  |  |
| 1        | 0  | 1  | Off | On  | Off | Off |  |  |  |
| 1        | 1  | 0  | Off | Off | On  | Off |  |  |  |
| 1        | 1  | 1  | Off | Off | Off | On  |  |  |  |

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 4. On Resistance as a Function of  $V_D$  ( $V_S$ ), Dual Supply











Figure 7. On Resistance as a Function of  $V_D(V_S)$  for Different Temperatures, Dual Supply



Figure 8. On Resistance as a Function of  $V_D(V_S)$  for Different Temperatures, Single Supply



Figure 9. Leakage Currents as a Function of Temperature, Dual Supply



Figure 15. Crosstalk vs. Frequency

120

1G

1G

4779-032

9-033 04779



Figure 18. Off Capacitance vs. Source Voltage

### **TEST CIRCUITS**





Figure 24. Address to Output Switching Times



Figure 25. Break-Before-Make Time Delay











Figure 28. Off Isolation



Figure 30. Channel-to-Channel Crosstalk





Figure 31. THD + Noise

# TERMINOLOGY

 $\mathbf{I}_{DD}$ The positive supply current.

Iss The negative supply current.

 $\mathbf{V}_{\mathrm{D}}\left(\mathbf{V}_{s}\right)$  The analog voltage on Terminal D and Terminal S.

**R**<sub>ON</sub> The ohmic resistance between D and S.

### R<sub>FLAT(ON)</sub>

Flatness is defined as the difference between the maximum and minimum value of on resistance, as measured over the specified analog signal range.

Is (OFF) The source leakage current with the switch off.

 $\mathbf{I}_{\mathrm{D}}$  (OFF) The drain leakage current with the switch off.

 $I_{\rm D},\,I_{\rm S}\left(ON\right)$  The channel leakage current with the switch on.

 $\label{eq:Vinl} V_{\text{INL}}$  The maximum input voltage for Logic 0.

 $\mathbf{V}_{\text{INH}}$ The minimum input voltage for Logic 1.

 $I_{\text{INL}}\left(I_{\text{INH}}\right)$  The input current of the digital input.

### Cs (OFF)

The off switch source capacitance, which is measured with reference to ground.

### C<sub>D</sub> (OFF)

The off switch drain capacitance, which is measured with reference to ground.

C<sub>D</sub>, C<sub>s</sub> (On) The on switch capacitance, measured with reference to ground.

C<sub>IN</sub> The digital input capacitance.

ton (EN) The delay between applying the digital control input and the output switching on.

t<sub>OFF</sub> (EN) The delay between applying the digital control input and the output switching off.

### **t**<sub>TRANS</sub>

The delay time between the 50% and 90% points of the digital input and switch on condition when switching from one address state to another.

### **Charge Injection**

A measure of the glitch impulse transferred from the digital input to the analog output during switching.

### Off Isolation

A measure of unwanted signal coupling through an off switch.

### Crosstalk

A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

**Bandwidth** The frequency at which the output is attenuated by -3 dB.

**On Response** The frequency response of the on switch.

**Insertion Loss** The loss due to the on resistance of the switch.

### Total Harmonic Distortion + Noise (THD + N)

The ratio of the harmonic amplitude plus noise of the signal to the fundamental.

### **OUTLINE DIMENSIONS**



Figure 33. 12-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 3 mm × 3 mm Body, Very Thin Quad (CP-12-1) Dimensions shown in millimeters

### ORDERING GUIDE

| Model                         | Temperature Range | Package Description                               | Package Option |
|-------------------------------|-------------------|---------------------------------------------------|----------------|
| ADG1204YRUZ <sup>1</sup>      | -40°C to +125°C   | 14-Lead Thin Shrink Small Outline Package (TSSOP) | RU-14          |
| ADG1204YRUZ-REEL <sup>1</sup> | -40°C to +125°C   | 14-Lead Thin Shrink Small Outline Package (TSSOP) | RU-14          |
| ADG1204YRUZ-REEL71            | –40°C to +125°C   | 14-Lead Thin Shrink Small Outline Package (TSSOP) | RU-14          |
| ADG1204YCPZ-500RL71           | -40°C to +125°C   | 12-Lead Lead Frame Chip Scale Package (LFCSP_VQ)  | CP-12-1        |
| ADG1204YCPZ-REEL71            | -40°C to +125°C   | 12-Lead Lead Frame Chip Scale Package (LFCSP_VQ)  | CP-12-1        |

 $^{1}$  Z = Pb-free part.

# NOTES

©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D04779-0-7/06(A)



www.analog.com

Rev. A | Page 16 of 16